Kumar, Ganesh (2025) DMA-based ethernet packet acceleration for broadband wireless physical layer processing. World Journal of Advanced Engineering Technology and Sciences, 15 (3). pp. 2271-2277. ISSN 2582-8266
![WJAETS-2025-1163.pdf [thumbnail of WJAETS-2025-1163.pdf]](https://eprint.scholarsrepository.com/style/images/fileicons/text.png)
WJAETS-2025-1163.pdf - Published Version
Available under License Creative Commons Attribution Non-commercial Share Alike.
Abstract
As broadband wireless communication systems scale to support massive data rates and ultra-low latency requirements, data movement within physical layer (PHY) platforms has emerged as a critical bottleneck. Direct Memory Access (DMA)-based Ethernet packet acceleration has become a key enabler for high-speed, low-latency communication in 5G and beyond. This review provides a comprehensive analysis of architectural strategies, performance metrics, and integration techniques of DMA within wireless PHY systems. It highlights how DMA-based designs can improve throughput, reduce CPU load, and enhance real-time responsiveness in edge and cloud-based radio access networks. The review concludes by discussing open challenges and future research directions aimed at achieving scalable, secure, and energy-efficient DMA architectures for next-generation wireless systems.
Item Type: | Article |
---|---|
Official URL: | https://doi.org/10.30574/wjaets.2025.15.3.1163 |
Uncontrolled Keywords: | DMA; Ethernet; Packet Acceleration; Wireless PHY; 5G; 6G; Real-Time Systems; Baseband Processing; SoC; Network Optimization |
Depositing User: | Editor Engineering Section |
Date Deposited: | 22 Aug 2025 07:12 |
Related URLs: | |
URI: | https://eprint.scholarsrepository.com/id/eprint/4955 |